home *** CD-ROM | disk | FTP | other *** search
- (***************************************************************************)
- (* *)
- (* Copyright (C) 1987-1990 *)
- (* by Gogesch Micro Systems, INC. *)
- (* *)
- (* All rights reserved. *)
- (* *)
- (***************************************************************************)
-
-
- ;The following is the AC library.
- ;
- ;Unless otherwise specified the delays for the AC family were
- ;taken from the 1987 Fairchild Advanced CMOS Technology Logic Data Book.
- ;
- ;Unless otherwise stated the delays for the following parts are -
- ;Tplh and Tphl for 15pf and 50 pf respectively.
- ;
- ;Unless otherwise stated, the delays for the 15pf case are extrapolated
- ;using 21pf/ns.
- ;
- ;Unless otherwise stated, delays for flip flops taken from the Fairchild
- ;databook have the following exceptions to the databook -
- ;The delays for minimum low level clock was extrapolated -
- ;period - clock high = clock low.
- ;
- :74AC00 TTL 14
- NAND(P1,P2;P3;7,5,9,7);
- NAND(P4,P5;P6;7,5,9,7);
- NAND(P10,P9;P8;7,5,9,7);
- NAND(P13,P12;P11;7,5,9,7);
- %
- :74AC02 TTL 14
- NOR(P2,P3;P1;5,5,7,7);
- NOR(P5,P6;P4;5,5,7,7);
- NOR(P8,P9;P10;5,5,7,7);
- NOR(P11,P12;P13;5,5,7,7);
- %
- :74AC04 TTL 14
- INV(P1;P2;6,5,8,7);
- INV(P3;P4;6,5,8,7);
- INV(P5;P6;6,5,8,7);
- INV(P9;P8;6,5,8,7);
- INV(P11;P10;6,5,8,7);
- INV(P13;P12;6,5,8,7);
- %
- :74AC08 TTL 14
- AND(P1,P2;P3;7,6,9,8);
- AND(P4,P5;P6;7,6,9,8);
- AND(P10,P9;P8;7,6,9,8);
- AND(P13,P12;P11;7,6,9,8);
- %
- :74AC10 TTL 14
- NAND(P1,P2,P13;P12;6,5,8,7);
- NAND(P3,P4,P5;P6;6,5,8,7);
- NAND(P11,P10,P9;P8;6,5,8,7);
- %
- :74AC11 TTL 14
- AND(P1,P2,P13;P12;7,6,9,8);
- AND(P3,P4,P5;P6;7,6,9,8);
- AND(P11,P10,P9;P8;7,6,9,8);
- %
- :74AC14 TTL 14
- INV(P1;P2;9,8,11,10);
- INV(P3;P4;9,8,11,10);
- INV(P5;P6;9,8,11,10);
- INV(P9;P8;9,8,11,10);
- INV(P11;P10;9,8,11,10);
- INV(P13;P12;9,8,11,10);
- %
- :74AC20 TTL 14
- NAND(P1,P2,P4,P5;P6;6,5,8,7);
- NAND(P9,P10,P12,P13;P8;6,5,8,7);
- %
- :74AC32 TTL 14
- OR(P1,P2;P3;7,6,9,8);
- OR(P4,P5;P6;7,6,9,8);
- OR(P10,P9;P8;7,6,9,8);
- OR(P12,P13;P11;7,6,9,8);
- %
- :74AC74 TTL 14
- DFFPC(P2,P3,P4,P1;P5,P6;9,9,3,0,5,5,8,9,5,0,11,11,3,0,5,5,10,11,5,0);
- DFFPC(P12,P11,P10,P13;P9,P8;9,9,3,0,5,5,8,9,5,0,11,11,3,0,5,5,10,11,5,0);
- %
- ;Data for the following device was taken from 1987 RCA Advanced CMOS
- ;Logic ICs
- :74AC86 TTL 14
- XOR(P1,P2;P3;9,9,11,11);
- XOR(P4,P5;P6;9,9,11,11);
- XOR(P10,P9;P8;9,9,11,11);
- XOR(P13,P12;P11;9,9,11,11);
- %
- :74AC109 TTL 16
- LINV(P3;L1);
- LINV(P13;L2);
- JKFFPC(P2,L1,P4,P5,P1;P6,P7;9,9,5,1,4,4,8,9,4,0,11,11,5,1,4,4,10,11,4,0);
- JKFFPC(P14,L2,P12,P11,P15;P10,P9;9,9,5,1,4,4,8,9,4,0,11,11,5,1,4,4,10,11,4,0);
- %
- ;Delays are modeled for Select to output and Enable to output
- ;for Low to High going and High to Low going signals.
- :74AC138 TTL 16
- BUF(P1;N1;4,4,6,6);
- BUF(P2;N2;4,4,6,6);
- BUF(P3;N3;4,4,6,6);
- INV(P1;N4;4,4,6,6);
- INV(P2;N5;4,4,6,6);
- INV(P3;N6;4,4,6,6);
- BUF(P6;N7;3,6,5,8);
- NOR(P4,P5;N8;4,5,6,7);
- LAND(N7,N8;L1);
- NAND(N4,N5,N6,L1;P15;5,5,5,5);
- NAND(N1,N5,N6,L1;P14;5,5,5,5);
- NAND(N4,N2,N6,L1;P13;5,5,5,5);
- NAND(N1,N2,N6,L1;P12;5,5,5,5);
- NAND(N4,N5,N3,L1;P11;5,5,5,5);
- NAND(N1,N5,N3,L1;P10;5,5,5,5);
- NAND(N4,N2,N3,L1;P9;5,5,5,5);
- NAND(N1,N2,N3,L1;P7;5,5,5,5);
- %
- ;Delays are modeled for Select to Output for Low to High
- ;and High to Low going signals.
- :74AC139 TTL 16
- LINV(P1;L1);
- LINV(P2;L2);
- LINV(P3;L3);
- LINV(P15;L4);
- LINV(P14;L6);
- LINV(P13;L7);
- NAND(L2,L3,L1;P4;8,7,10,9);
- NAND(P2,L3,L1;P5;8,7,10,9);
- NAND(L2,P3,L1;P6;8,7,10,9);
- NAND(P2,P3,L1;P7;8,7,10,9);
- NAND(L6,L7,L4;P12;8,7,10,9);
- NAND(P14,L7,L4;P11;8,7,10,9);
- NAND(L6,P13,L4;P10;8,7,10,9);
- NAND(P14,P13,L4;P9;8,7,10,9);
- %
- ;Delays are modeled for Dx to Outputs W and Y, Select to Outputs W and Y,
- ;and Strobe to Outputs W and Y, for Low to High and High to Low going signals.
- :74AC151 TTL 16
- INV(P11;N1;4,3,4,3);
- INV(P10;N2;4,3,4,3);
- INV(P9;N3;4,3,4,3);
- LINV(P7;L12);
- LINV(N1;L1);
- LINV(N2;L2);
- LINV(N3;L3);
- LAND(P4,N1,N2,N3;L4);
- LAND(P3,L1,N2,N3;L5);
- LAND(P2,N1,L2,N3;L6);
- LAND(P1,L1,L2,N3;L7);
- LAND(P15,L3,N1,N2;L8);
- LAND(P14,L3,L1,N2;L9);
- LAND(P13,L3,N1,L2;L10);
- LAND(P12,L3,L1,L2;L11);
- LOR(L4,L5,L6,L7,L8,L9,L10,L11;L13);
- LINV(L13;L14);
- AND(L12,L13;P5;9,10,11,12);
- OR(P7,L14;P6;9,10,11,12);
- %
- :74AC153 TTL 16
- LINV(P1;L1);
- LINV(P15;L2);
- INV(P14;N1;2,2,2,2);
- INV(P2;N2;2,2,2,2);
- BUF(P14;N3;2,2,2,2);
- BUF(P2;N4;2,2,2,2);
- LNAND(P3,N3,N4;L3);
- LNAND(P4,N1,N4;L4);
- LNAND(P5,N3,N2;L5);
- LNAND(P6,N1,N2;L6);
- LNAND(P13,N3,N4;L7);
- LNAND(P12,N1,N4;L8);
- LNAND(P11,N3,N2;L9);
- LNAND(P10,N1,N2;L10);
- NAND(L3,L4,L5,L6;N5;1,0,1,0);
- NAND(L7,L8,L9,L10;N6;1,0,1,0);
- AND(L1,N5;P7;9,7,11,9);
- AND(L2,N6;P9;9,7,11,9);
- %
- ;Delays are modeled for Data to Output, Strobe to Output, and Select to
- ;Output for Low to High and High to Low going signals.
- :74AC157 TTL 16
- INV(P1;N1;3,3,3,3);
- INV(P15;N2;3,3,3,3);
- LINV(N1;L1);
- LAND(P2,N1,N2;L2);
- LAND(P3,L1,N2;L3);
- LAND(P5,N1,N2;L4);
- LAND(P6,L1,N2;L5);
- LAND(P11,N1,N2;L6);
- LAND(P10,L1,N2;L7);
- LAND(P14,N1,N2;L8);
- LAND(P13,L1,N2;L9);
- OR(L2,L3;P4;5,5,7,7);
- OR(L4,L5;P7;5,5,7,7);
- OR(L6,L7;P9;5,5,7,7);
- OR(L8,L9;P12;5,5,7,7);
- %
- ;Delays are modeled for Data to Output, Strobe to Output, and Select to
- ;Output for Low to High and High to Low going signals.
- :74AC158 TTL 16
- INV(P1;N1;2,3,2,3);
- INV(P15;N2;3,3,3,3);
- LINV(N1;L1);
- LAND(P2,N1,N2;L2);
- LAND(P3,L1,N2;L3);
- LAND(P5,N1,N2;L4);
- LAND(P6,L1,N2;L5);
- LAND(P11,N1,N2;L6);
- LAND(P10,L1,N2;L7);
- LAND(P14,N1,N2;L8);
- LAND(P13,L1,N2;L9);
- NOR(L2,L3;P4;6,5,8,7);
- NOR(L4,L5;P7;6,5,8,7);
- NOR(L6,L7;P9;6,5,8,7);
- NOR(L8,L9;P12;6,5,8,7);
- %
- :74AC163 TTL 16
- NAND(P7,P9,P10;N1;0,0,0,0);
- INV(P9;N2;0,0,0,0);
- INV(P1;N3;0,0,0,0);
- LNOR(N1,N3;L1);
- LNOR(P9,N3;L2);
- LNOR(N2,N3;L3);
- AND(N5,N6,N7,N8;N4;0,0,0,0);
- AND(P10,N4;P15;6,8,8,10);
- LAND(L3,N5;L4);
- LXOR(L4,L1;L5);
- LAND(L2,P3;L6);
- LOR(L5,L6;L7);
- LAND(L3,N6;L8);
- LAND(L1,N5;L9);
- LXOR(L8,L9;L10);
- LAND(L2,P4;L11)
- LOR(L10,L11;L12);
- LAND(L3,N7;L13);
- LAND(L1,N5,N6;L14);
- LXOR(L13,L14;L15);
- LAND(L2,P5;L16);
- LOR(L15,L16;L17);
- LAND(L3,N8;L18);
- LAND(L1,N5,N6,N7;L19);
- LXOR(L18,L19;L20);
- LAND(L2,P6;L21);
- LOR(L20,L21;L22);
- DQFF(L7,P2;N5;4,2,11,0,4,4,4,2,11,0,4,4);
- DQFF(L12,P2;N6;4,2,11,0,4,4,4,2,11,0,4,4);
- DQFF(L17,P2;N7;4,2,11,0,4,4,4,2,11,0,4,4);
- DQFF(L22,P2;N8;4,2,11,0,4,4,4,2,11,0,4,4);
- BUF(N5;P14;4,6,6,8);
- BUF(N6;P13;4,6,6,8);
- BUF(N7;P12;4,6,6,8);
- BUF(N8;P11;4,6,6,8);
- %
- ;The propagation delay for low to high has been assumed to be the same as
- ;for high to low. The setup time, hold time, and minimum clear width have
- ;been assumed to be the same for 15pf and 50pf loading.
- :74AC174 TTL 16
- DQFFC(P3,P9,P1;P2;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- DQFFC(P4,P9,P1;P5;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- DQFFC(P6,P9,P1;P7;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- DQFFC(P11,P9,P1;P10;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- DQFFC(P13,P9,P1;P12;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- DQFFC(P14,P9,P1;P15;8,7,6,3,5,5,9,9,5,2,10,9,6,3,5,5,11,11,5,2);
- %
- ;Data was taken from RCA Advanced CMOS Logic Data Book
- :74AC191 TTL 16
- LINV(P5;L1);
- LNOR(P5,P4;L2);
- LNOR(P4,L1;L3);
- LAND(L1,N4,N6,N8,N10;L4);
- LAND(P5,N5,N7,N9,N11;L5);
- LNAND(P15,N3;L6);
- LNAND(L6,N3;L7);
- LNAND(P1,N3;L8);
- LNAND(L8,N3;L9);
- LNAND(P10,N3;L10);
- LNAND(L10,N3;L11);
- LNAND(P9,N3;L12);
- LNAND(L12,N3;L13);
- LAND(L3,N5;L14);
- LAND(N4,L2;L15);
- LAND(L3,N5,N7;L16);
- LAND(N4,N6,L2;L17);
- LAND(L3,N5,N7,N9;L18);
- LAND(N4,N6,N8,L2;L19);
- LINV(P4;L20);
- LOR(L14,L15;L21);
- LOR(L16,L17;L22);
- LOR(L18,L19;L23);
- INV(P14;N1;2,2,4,4);
- INV(P4;N2;2,2,4,4);
- INV(P11;N3;0,0,0,0);
- JKFFPC(L20,L20,P14,L6,L7;N4,N5;6,6,4,2,8,8,5,5,6,7,6,6,4,2,8,8,5,5,6,7);
- JKFFPC(L21,L21,P14,L8,L9;N6,N7;6,6,4,2,8,8,5,5,6,7,6,6,4,2,8,8,5,5,6,7);
- JKFFPC(L22,L22,P14,L10,L11;N8,N9;6,6,4,2,8,8,5,5,6,7,6,6,4,2,8,8,5,5,6,7);
- JKFFPC(L23,L23,P14,L12,L13;N10,N11;6,6,4,2,8,8,5,5,6,7,6,6,4,2,8,8,5,5,6,7);
- OR(L4,L5;P12;12,12,14,14);
- NAND(N1,N2,P12;P13;8,8,8,8);
- BUF(N4;P3;8,8,10,10);
- BUF(N6;P2;8,8,10,10);
- BUF(N8;P6;8,8,10,10);
- BUF(N10;P7;8,8,10,10);
- %
- ;Data was taken from RCA Advanced CMOS Logic Data Book.
- :74AC193 TTL 16
- LINV(P4;L1);
- LINV(P5;L2);
- LNAND(P15,N2,N1;L3);
- LNAND(P1,N2,N1;L4);
- LNAND(P10,N2,N1;L5);
- LNAND(P9,N2,N1;L6);
- LAND(L1,N8;L7);
- LAND(N7,L2;L8);
- LAND(L1,N8,N10;L9);
- LAND(N7,N9,L2;L10);
- LAND(L1,N8,N10,N12;L11);
- LAND(N7,N9,N11,L2;L12);
- LNAND(L3,N2;L13);
- LNAND(L4,N2;L14);
- LNAND(L5,N2;L15);
- LNAND(L6,N2;L16);
- LAND(N1,L13;L17);
- LAND(N1,L14;L18);
- LAND(N1,L15;L19);
- LAND(N1,L16;L20);
- INV(P14;N1;3,3,3,3);
- INV(P11;N2;2,2,2,2);
- NOR(L1,L2;N3;0,0,0,0);
- NOR(L7,L8;N4;0,0,0,0);
- NOR(L9,L10;N5;0,0,0,0);
- NOR(L11,L12;N6;0,0,0,0);
- JKFFPC(ONE,ONE,N3,L3,L17;N7,N8;7,7,4,2,7,7,3,3,6,5,7,7,4,2,7,7,3,3,6,5);
- JKFFPC(ONE,ONE,N4,L4,L18;N9,N10;7,7,4,2,7,7,3,3,6,5,7,7,4,2,7,7,3,3,6,5);
- JKFFPC(ONE,ONE,N5,L5,L19;N11,N12;7,7,4,2,7,7,3,3,6,5,7,7,4,2,7,7,3,3,6,5);
- JKFFPC(ONE,ONE,N6,L6,L20;N13,N14;7,7,4,2,7,7,3,3,6,5,7,7,4,2,7,7,3,3,6,5);
- NAND(L1,N8,N10,N12,N14;P13;16,16,18,18);
- NAND(N7,N9,N11,N13,L2;P12;13,13,15,15);
- BUF(N7;P3;8,8,10,10);
- BUF(N9;P2;8,8,10,10);
- BUF(N11;P6;8,8,10,10);
- BUF(N13;P7;8,8,10,10);
- %
- ;Propagation delays and Enable/Disable times are modeled. Propagation
- ;delays are for 15pf and 50pf. the Enable/Disable times are for 50pf
- ;loading.
- :74AC240 TTL 20
- INV(P2;N1;5,5,7,7);
- INV(P4;N2;5,5,7,7);
- INV(P6;N3;5,5,7,7);
- INV(P8;N4;5,5,7,7);
- INV(P11;N5;5,5,7,7);
- INV(P13;N6;5,5,7,7);
- INV(P15;N7;5,5,7,7);
- INV(P17;N8;5,5,7,7);
- LINV(P1;L1);
- LINV(P19;L2);
- TSB(N1,L1;P18;9,8,10,10,9,8,10,10);
- TSB(N2,L1;P16;9,8,10,10,9,8,10,10);
- TSB(N3,L1;P14;9,8,10,10,9,8,10,10);
- TSB(N4,L1;P12;9,8,10,10,9,8,10,10);
- TSB(N5,L2;P9;9,8,10,10,9,8,10,10);
- TSB(N6,L2;P7;9,8,10,10,9,8,10,10);
- TSB(N7,L2;P5;9,8,10,10,9,8,10,10);
- TSB(N8,L2;P3;9,8,10,10,9,8,10,10);
- %
- ;Propagation delays for 15pf and 50pf are modeled. Also modeled are
- ;Enable/Disable times for 50pf loading.
- :74AC241 TTL 20
- BUF(P2;N1;6,6,8,8);
- BUF(P4;N2;6,6,8,8);
- BUF(P6;N3;6,6,8,8);
- BUF(P8;N4;6,6,8,8);
- BUF(P11;N5;6,6,8,8);
- BUF(P13;N6;6,6,8,8);
- BUF(P15;N7;6,6,8,8);
- BUF(P17;N8;6,6,8,8);
- LINV(P1;L1);
- TSB(N1,L1;P18;10,10,11,11,10,10,11,11);
- TSB(N2,L1;P16;10,10,11,11,10,10,11,11);
- TSB(N3,L1;P14;10,10,11,11,10,10,11,11);
- TSB(N4,L1;P12;10,10,11,11,10,10,11,11);
- TSB(N5,P19;P9;10,10,11,11,10,10,11,11);
- TSB(N6,P19;P7;10,10,11,11,10,10,11,11);
- TSB(N7,P19;P5;10,10,11,11,10,10,11,11);
- TSB(N8,P19;P3;10,10,11,11,10,10,11,11);
- %
- ;Propagation delays and Enable/Disable times are modeled. Propagation
- ;delays are for 15pf and 50pf and the Enable/Disable times are for
- ;50pf loading.
- :74AC244 TTL 20
- BUF(P2;N1;6,6,8,8);
- BUF(P4;N2;6,6,8,8);
- BUF(P6;N3;6,6,8,8);
- BUF(P8;N4;6,6,8,8);
- BUF(P11;N5;6,6,8,8);
- BUF(P13;N6;6,6,8,8);
- BUF(P15;N7;6,6,8,8);
- BUF(P17;N8;6,6,8,8);
- LINV(P1;L1);
- LINV(P19;L2);
- TSB(N1,L1;P18;9,8,10,10,9,8,10,10);
- TSB(N2,L1;P16;9,8,10,10,9,8,10,10);
- TSB(N3,L1;P14;9,8,10,10,9,8,10,10);
- TSB(N4,L1;P12;9,8,10,10,9,8,10,10);
- TSB(N5,L2;P9;9,8,10,10,9,8,10,10);
- TSB(N6,L2;P7;9,8,10,10,9,8,10,10);
- TSB(N7,L2;P5;9,8,10,10,9,8,10,10);
- TSB(N8,L2;P3;9,8,10,10,9,8,10,10);
- %
- ;Propagation delays for 45pf and 150pf are modeled and Enable/Disable
- ;times for 45pf and 5pf are modeled.
- :74AC245 TTL 20
- LINV(P19;L1);
- LINV(P1;L2);
- LAND(P1,L1;L3);
- LAND(L1,L2;L4);
- BUF(P2;N1;5,5,7,7);
- BUF(P3;N2;5,5,7,7);
- BUF(P4;N3;5,5,7,7);
- BUF(P5;N4;5,5,7,7);
- BUF(P6;N5;5,5,7,7);
- BUF(P7;N6;5,5,7,7);
- BUF(P8;N7;5,5,7,7);
- BUF(P9;N8;5,5,7,7);
- BUF(P11;N9;5,5,7,7);
- BUF(P12;N10;5,5,7,7);
- BUF(P13;N11;5,5,7,7);
- BUF(P14;N12;5,5,7,7);
- BUF(P15;N13;5,5,7,7);
- BUF(P16;N14;5,5,7,7);
- BUF(P17;N15;5,5,7,7);
- BUF(P18;N16;5,5,7,7);
- TSB(N1,L3;P18;10,9,10,10,10,9,10,10);
- TSB(N2,L3;P17;10,9,10,10,10,9,10,10);
- TSB(N3,L3;P16;10,9,10,10,10,9,10,10);
- TSB(N4,L3;P15;10,9,10,10,10,9,10,10);
- TSB(N5,L3;P14;10,9,10,10,10,9,10,10);
- TSB(N6,L3;P13;10,9,10,10,10,9,10,10);
- TSB(N7,L3;P12;10,9,10,10,10,9,10,10);
- TSB(N8,L3;P11;10,9,10,10,10,9,10,10);
- TSB(N9,L4;P9;10,9,10,10,10,9,10,10);
- TSB(N10,L4;P8;10,9,10,10,10,9,10,10);
- TSB(N11,L4;P7;10,9,10,10,10,9,10,10);
- TSB(N12,L4;P6;10,9,10,10,10,9,10,10);
- TSB(N13,L4;P5;10,9,10,10,10,9,10,10);
- TSB(N14,L4;P4;10,9,10,10,10,9,10,10);
- TSB(N15,L4;P3;10,9,10,10,10,9,10,10);
- TSB(N16,L4;P2;10,9,10,10,10,9,10,10);
- %
- ;Delays are modeled for Dx to Outputs W and Y, Select to Outputs W and Y,
- ;and Strobe to Outputs W and Y, for Low to High and High to Low going signals.
- ;All delays for this part are specified for 45pf and 150pf.
- :74AC251 TTL 16
- LINV(P7;L1);
- INV(P11;N1;3,3,3,3);
- INV(P10;N2;3,3,3,3);
- INV(P9;N3;3,3,3,3);
- LINV(N1;L2);
- LINV(N2;L3);
- LINV(N3;L4);
- LAND(P4,N1,N2,N3,L1;L5);
- LAND(P3,L2,N2,N3,L1;L6);
- LAND(P2,N1,L3,N3,L1;L7);
- LAND(P1,L2,L3,N3,L1;L8);
- LAND(P15,N1,N2,L4,L1;L9);
- LAND(P14,L2,N2,L4,L1;L10);
- LAND(P13,N1,L3,L4,L1;L11);
- LAND(P12,L2,L3,L4,L1;L12);
- NOR(L5,L6,L7,L8,L9,L10,L11,L12;N4;9,9,11,11);
- ITSB(N4,L1;P5;9,9,9,10,9,9,9,10);
- TSB(N4,L1;P6;9,9,9,10,9,9,9,10);
- %
- ;The delays modeled for this part are - Data to Y, Select to Y, and
- ;Output Control to Y. All delays for this part are modeled for 15pf
- ;and 50pf. The 3-state parameters are for 50pf.
- :74AC253 TTL 16
- LINV(P1;L1);
- INV(P2;N1;2,1,2,1);
- INV(P14;N2;2,1,2,1);
- LINV(N1;L2);
- LINV(N2;L3);
- LINV(P15;L4);
- LAND(N1,N2,P6,L1;L5);
- LAND(N1,P5,L3,L1;L6);
- LAND(N2,P4,L2,L1;L7);
- LAND(P3,L3,L2,L1;L8);
- LAND(N1,N2,P10,L4;L9);
- LAND(N1,P11,L3,L4;L10);
- LAND(N2,P12,L2,L4;L11);
- LAND(P13,L3,L2,L4;L12);
- OR(L5,L6,L7,L8;N3;10,9,12,11);
- OR(L9,L10,L11,L12;N4;10,9,12,11);
- TSB(N3,L1;P7;7,7,8,9,7,7,8,9);
- TSB(N4,L4;P9;7,7,8,9,7,7,8,9);
- %
- ;Data for the following device was taken from
- ;Fairchild Fact Sheets of 1987.
- :74AC257 TTL 16
- LINV(P15;L1);
- INV(P1;N1;2,2,2,2);
- LINV(N1;L2);
- LAND(P2,N1;L3);
- LAND(P3,L2;L4);
- LAND(P5,N1;L5);
- LAND(P6,L2;L6);
- LAND(P11,N1;L7);
- LAND(P10,L2;L8);
- LAND(P14,N1;L9);
- LAND(P13,L2;L10);
- OR(L3,L4;N2;5,5,7,7);
- OR(L5,L6;N3;5,5,7,7);
- OR(L7,L8;N4;5,5,7,7);
- OR(L9,L10;N5;5,5,7,7);
- TSB(N2,L1;P4;10,9,9,10,10,9,9,10);
- TSB(N3,L1;P7;10,9,9,10,10,9,9,10);
- TSB(N4,L1;P9;10,9,9,10,10,9,9,10);
- TSB(N5,L1;P12;10,9,9,10,10,9,9,10);
- %
- ;The delays modeled for this part are - propagation delay from Data to
- ;Output, Select to Output. Also modeled are the enable and disable
- ;time for the 3-state drivers. Propagation delays are repeated for
- ;15pf and 50pf. Enable/disable times are 50pf loading.
- :74AC258 TTL 16
- LINV(P15;L1);
- INV(P1;N1;2,3,2,3);
- LINV(N1;L2);
- LAND(P2,N1;L3);
- LAND(P3,L2;L4);
- LAND(P5,N1;L5);
- LAND(P6,L2;L6);
- LAND(P11,N1;L7);
- LAND(P10,L2;L8);
- LAND(P14,N1;L9);
- LAND(P13,L2;L10);
- NOR(L3,L4;N2;7,5,9,7);
- NOR(L5,L6;N3;7,5,9,7);
- NOR(L7,L8;N4;7,5,9,7);
- NOR(L9,L10;N5;7,5,9,7);
- TSB(N2,L1;P4;8,9,8,9,8,9,8,9);
- TSB(N3,L1;P7;8,9,8,9,8,9,8,9);
- TSB(N4,L1;P9;8,9,8,9,8,9,8,9);
- TSB(N5,L1;P12;8,9,8,9,8,9,8,9);
- %
- :74AC273 TTL 20
- DQFFC(P3,P11,P1;P2;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P4,P11,P1;P5;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P7,P11,P1;P6;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P8,P11,P1;P9;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P13,P11,P1;P12;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P14,P11,P1;P15;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P17,P11,P1;P16;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- DQFFC(P18,P11,P1;P19;8,9,5,1,5,5,9,9,5,3,10,11,5,1,5,5,11,11,5,3);
- %
- ;Data for the following device was taken from 1987 RCA Advanced CMOS
- ;Logic ICs
- :74AC280 TTL 14
- LXOR(P8,P9,P10,P11,P12,P13,P1,P2,P4;L1);
- INV(L1;P5;20,20,22,22);
- BUF(L1;P6;20,20,22,22);
- %
- ;Data for the following device was taken from 1987 RCA Advanced CMOS
- ;Logic ICs
- :74AC283 TTL 16
- LINV(P7;L23);
- LNOR(P5,P6;L24);
- LNAND(P5,P6;L25);
- LNOR(P2,P3;L26);
- LNAND(P2,P3;L27);
- LNOR(P14,P15;L28);
- LNAND(P14,P15;L29);
- LNOR(P11,P12;L30);
- LNAND(P11,P12;L31);
- LINV(L23;L1);
- LINV(L24;L2);
- LAND(L2,L25;L3);
- LAND(L23,L25;L4);
- LINV(L26;L5);
- LAND(L5,L27;L6);
- LAND(L23,L25,L27;L7);
- LAND(L27,L24;L8);
- LINV(L28;L9);
- LAND(L9,L29;L10);
- LAND(L23,L25,L27,L29;L11);
- LAND(L27,L29,L24;L12);
- LAND(L29,L26;L13);
- LINV(L30;L14);
- LAND(L14,L31;L15);
- LAND(L23,L25,L27,L29,L31;L16);
- LAND(L27,L29,L31,L24;L17);
- LAND(L29,L31,L26;L18);
- LAND(L31,L28;L19);
- LNOR(L4,L24;L20);
- LNOR(L7,L8,L26;L21);
- LNOR(L11,L13,L12,L28;L22);
- XOR(L1,L3;P4;16,16,18,18);
- XOR(L20,L6;P1;16,16,18,18);
- XOR(L21,L10;P13;16,16,18,18);
- XOR(L22,L15;P10;16,16,18,18);
- NOR(L16,L17,L18,L19,L30;P9;16,16,18,18);
- %
- :74AC373 TTL 20
- LINV(P1;L1);
- DLATCH(P3,P11;N1;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P4,P11;N2;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P7,P11;N3;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P8,P11;N4;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P13,P11;N5;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P14,P11;N6;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P17,P11;N7;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- DLATCH(P18,P11;N8;9,9,9,9,5,0,5,11,11,11,11,5,0,5);
- TSB(N1,L1;P2;10,10,10,13,10,10,10,13);
- TSB(N2,L1;P5;10,10,10,13,10,10,10,13);
- TSB(N3,L1;P6;10,10,10,13,10,10,10,13);
- TSB(N4,L1;P9;10,10,10,13,10,10,10,13);
- TSB(N5,L1;P12;10,10,10,13,10,10,10,13);
- TSB(N6,L1;P15;10,10,10,13,10,10,10,13);
- TSB(N7,L1;P16;10,10,10,13,10,10,10,13);
- TSB(N8,L1;P19;10,10,10,13,10,10,10,13);
- %
- ;The Propagation delays modeled are as follows - Delay form Clock to Q,
- ;set up and hold time, and the minimum pulse width of the clock. These
- ;delays are repeated for 15pf and 50pf. The Enable/Disable time for
- ;the 3-state drivers are also modeled for 50pf.
- :74AC374 TTL 20
- LINV(P1;L1);
- DQFF(P3,P11;N1;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P4,P11;N2;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P7,P11;N3;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P8,P11;N4;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P13,P11;N5;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P14,P11;N6;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P17,P11;N7;9,8,5,2,5,5,11,10,5,2,5,5);
- DQFF(P18,P11;N8;9,8,5,2,5,5,11,10,5,2,5,5);
- TSB(N1,L1;P2;10,10,10,13,10,10,10,13);
- TSB(N2,L1;P5;10,10,10,13,10,10,10,13);
- TSB(N3,L1;P6;10,10,10,13,10,10,10,13);
- TSB(N4,L1;P9;10,10,10,13,10,10,10,13);
- TSB(N5,L1;P12;10,10,10,13,10,10,10,13);
- TSB(N6,L1;P15;10,10,10,13,10,10,10,13);
- TSB(N7,L1;P16;10,10,10,13,10,10,10,13);
- TSB(N8,L1;P19;10,10,10,13,10,10,10,13);
- %
- ;Data for the following device was taken from 1987 RCA Advanced CMOS
- ;Logic ICs
- :74AC533 TTL 20
- LINV(P1;L1);
- DLATCH(P3,P11;N1;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P4,P11;N2;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P7,P11;N3;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P8,P11;N4;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P13,P11;N5;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P14,P11;N6;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P17,P11;N7;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- DLATCH(P18,P11;N8;9,9,11,11,2,3,6,11,11,13,13,2,3,6);
- ITSB(N1,L1;P2;15,15,15,15,15,15,15,15);
- ITSB(N2,L1;P5;15,15,15,15,15,15,15,15);
- ITSB(N3,L1;P6;15,15,15,15,15,15,15,15);
- ITSB(N4,L1;P9;15,15,15,15,15,15,15,15);
- ITSB(N5,L1;P12;15,15,15,15,15,15,15,15);
- ITSB(N6,L1;P15;15,15,15,15,15,15,15,15);
- ITSB(N7,L1;P16;15,15,15,15,15,15,15,15);
- ITSB(N8,L1;P19;15,15,15,15,15,15,15,15);
- %
- ;Data for the following device was taken from 1987 RCA Advanced CMOS
- ;Logic ICs
- :74AC534 TTL 20
- LINV(P1;L1);
- DQFF(P3,P11;N1;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P4,P11;N2;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P7,P11;N3;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P8,P11;N4;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P13,P11;N5;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P14,P11;N6;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P17,P11;N7;9,9,2,2,7,7,11,11,2,2,7,7);
- DQFF(P18,P11;N8;9,9,2,2,7,7,11,11,2,2,7,7);
- ITSB(N1,L1;P2;15,15,15,15,15,15,15,15);
- ITSB(N2,L1;P5;15,15,15,15,15,15,15,15);
- ITSB(N3,L1;P6;15,15,15,15,15,15,15,15);
- ITSB(N4,L1;P9;15,15,15,15,15,15,15,15);
- ITSB(N5,L1;P12;15,15,15,15,15,15,15,15);
- ITSB(N6,L1;P15;15,15,15,15,15,15,15,15);
- ITSB(N7,L1;P16;15,15,15,15,15,15,15,15);
- ITSB(N8,L1;P19;15,15,15,15,15,15,15,15);
- %
- :74AC540 TTL 20
- LNOR(P1,P19;L1);
- INV(P2;N1;5,4,7,6);
- INV(P3;N2;5,4,7,6);
- INV(P4;N3;5,4,7,6);
- INV(P5;N4;5,4,7,6);
- INV(P6;N5;5,4,7,6);
- INV(P7;N6;5,4,7,6);
- INV(P8;N7;5,4,7,6);
- INV(P9;N8;5,4,7,6);
- TSB(N1,L1;P18;9,10,9,11,9,10,9,11);
- TSB(N2,L1;P17;9,10,9,11,9,10,9,11);
- TSB(N3,L1;P16;9,10,9,11,9,10,9,11);
- TSB(N4,L1;P15;9,10,9,11,9,10,9,11);
- TSB(N5,L1;P14;9,10,9,11,9,10,9,11);
- TSB(N6,L1;P13;9,10,9,11,9,10,9,11);
- TSB(N7,L1;P12;9,10,9,11,9,10,9,11);
- TSB(N8,L1;P11;9,10,9,11,9,10,9,11);
- %
- :74AC541 TTL 20
- LNOR(P1,P19;L1);
- BUF(P2;N1;5,5,7,7);
- BUF(P3;N2;5,5,7,7);
- BUF(P4;N3;5,5,7,7);
- BUF(P5;N4;5,5,7,7);
- BUF(P6;N5;5,5,7,7);
- BUF(P7;N6;5,5,7,7);
- BUF(P8;N7;5,5,7,7);
- BUF(P9;N8;5,5,7,7);
- TSB(N1,L1;P18;9,10,9,11,9,10,9,11);
- TSB(N2,L1;P17;9,10,9,11,9,10,9,11);
- TSB(N3,L1;P16;9,10,9,11,9,10,9,11);
- TSB(N4,L1;P15;9,10,9,11,9,10,9,11);
- TSB(N5,L1;P14;9,10,9,11,9,10,9,11);
- TSB(N6,L1;P13;9,10,9,11,9,10,9,11);
- TSB(N7,L1;P12;9,10,9,11,9,10,9,11);
- TSB(N8,L1;P11;9,10,9,11,9,10,9,11);
- %
- :74AC646 TTL 24
- INV(P22;N1;2,1,2,1);
- INV(P2;N2;2,1,2,1);
- BUF(P22;N3;2,1,2,1);
- BUF(P2;N4;2,1,2,1);
- LNOR(P21,P3;L33);
- LINV(P21;L34);
- LAND(L34,P3;L35);
- LAND(N3,N5;L1);
- LAND(N1,P20;L2);
- LAND(N3,N7;L3);
- LAND(N1,P19;L4);
- LAND(N3,N9;L5);
- LAND(N1,P18;L6);
- LAND(N3,N11;L7);
- LAND(N1,P17;L8);
- LAND(N3,N13;L9);
- LAND(N1,P16;L10);
- LAND(N3,N15;L11);
- LAND(N1,P15;L12);
- LAND(N3,N17;L13);
- LAND(N1,P14;L14);
- LAND(N3,N19;L15);
- LAND(N1,P13;L16);
- LAND(N4,N6;L17);
- LAND(N2,P4;L18);
- LAND(N4,N8;L19);
- LAND(N2,P5;L20);
- LAND(N4,N10;L21);
- LAND(N2,P6;L22);
- LAND(N4,N12;L23);
- LAND(N2,P7;L24);
- LAND(N4,N14;L25);
- LAND(N2,P8;L26);
- LAND(N4,N16;L27);
- LAND(N2,P9;L28);
- LAND(N4,N18;L29);
- LAND(N2,P10;L30);
- LAND(N4,N20;L31);
- LAND(N2,P11;L32);
- DQFF(P20,P23;N5;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P19,P23;N7;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P18,P23;N9;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P17,P23;N11;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P16,P23;N13;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P15,P23;N15;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P14,P23;N17;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P13,P23;N19;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P4,P1;N6;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P5,P1;N8;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P6,P1;N10;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P7,P1;N12;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P8,P1;N14;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P9,P1;N16;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P10,P1;N18;4,2,5,1,4,4,4,2,5,1,4,4);
- DQFF(P11,P1;N20;4,2,5,1,4,4,4,2,5,1,4,4);
- OR(L1,L2;N21;7,8,9,10);
- OR(L3,L4;N22;7,8,9,10);
- OR(L5,L6;N23;7,8,9,10);
- OR(L7,L8;N24;7,8,9,10);
- OR(L9,L10;N25;7,8,9,10);
- OR(L11,L12;N26;7,8,9,10);
- OR(L13,L14;N27;7,8,9,10);
- OR(L15,L16;N28;7,8,9,10);
- OR(L17,L18;N29;7,8,9,10);
- OR(L19,L20;N30;7,8,9,10);
- OR(L21,L22;N31;7,8,9,10);
- OR(L23,L24;N32;7,8,9,10);
- OR(L25,L26;N33;7,8,9,10);
- OR(L27,L28;N34;7,8,9,10);
- OR(L29,L30;N35;7,8,9,10);
- OR(L31,L32;N36;7,8,9,10);
- TSB(N21,L33;P4;10,9,11,11,10,9,11,11);
- TSB(N22,L33;P5;10,9,11,11,10,9,11,11);
- TSB(N23,L33;P6;10,9,11,11,10,9,11,11);
- TSB(N24,L33;P7;10,9,11,11,10,9,11,11);
- TSB(N25,L33;P8;10,9,11,11,10,9,11,11);
- TSB(N26,L33;P9;10,9,11,11,10,9,11,11);
- TSB(N27,L33;P10;10,9,11,11,10,9,11,11);
- TSB(N28,L33;P11;10,9,11,11,10,9,11,11);
- TSB(N29,L35;P20;10,9,11,11,10,9,11,11);
- TSB(N30,L35;P19;10,9,11,11,10,9,11,11);
- TSB(N31,L35;P18;10,9,11,11,10,9,11,11);
- TSB(N32,L35;P17;10,9,11,11,10,9,11,11);
- TSB(N33,L35;P16;10,9,11,11,10,9,11,11);
- TSB(N34,L35;P15;10,9,11,11,10,9,11,11);
- TSB(N35,L35;P14;10,9,11,11,10,9,11,11);
- TSB(N36,L35;P13;10,9,11,11,10,9,11,11);
- %
- :74AC648 TTL 24
- INV(P22;N1;3,2,3,2);
- INV(P2;N2;3,2,3,2);
- BUF(P22;N3;3,2,3,2);
- BUF(P2;N4;3,2,3,2);
- LNOR(P21,P3;L33);
- LINV(P21;L34);
- LAND(L34,P3;L35);
- LAND(N3,N5;L1);
- LAND(N1,P20;L2);
- LAND(N3,N7;L3);
- LAND(N1,P19;L4);
- LAND(N3,N9;L5);
- LAND(N1,P18;L6);
- LAND(N3,N11;L7);
- LAND(N1,P17;L8);
- LAND(N3,N13;L9);
- LAND(N1,P16;L10);
- LAND(N3,N15;L11);
- LAND(N1,P15;L12);
- LAND(N3,N17;L13);
- LAND(N1,P14;L14);
- LAND(N3,N19;L15);
- LAND(N1,P13;L16);
- LAND(N4,N6;L17);
- LAND(N2,P4;L18);
- LAND(N4,N8;L19);
- LAND(N2,P5;L20);
- LAND(N4,N10;L21);
- LAND(N2,P6;L22);
- LAND(N4,N12;L23);
- LAND(N2,P7;L24);
- LAND(N4,N14;L25);
- LAND(N2,P8;L26);
- LAND(N4,N16;L27);
- LAND(N2,P9;L28);
- LAND(N4,N18;L29);
- LAND(N2,P10;L30);
- LAND(N4,N20;L31);
- LAND(N2,P11;L32);
- DQFF(P20,P23;N5;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P19,P23;N7;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P18,P23;N9;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P17,P23;N11;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P16,P23;N13;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P15,P23;N15;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P14,P23;N17;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P13,P23;N19;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P4,P1;N6;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P5,P1;N8;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P6,P1;N10;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P7,P1;N12;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P8,P1;N14;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P9,P1;N16;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P10,P1;N18;4,4,2,1,3,3,4,4,2,1,3,3);
- DQFF(P11,P1;N20;4,4,2,1,3,3,4,4,2,1,3,3);
- NOR(L1,L2;N21;6,6,8,8);
- NOR(L3,L4;N22;6,6,8,8);
- NOR(L5,L6;N23;6,6,8,8);
- NOR(L7,L8;N24;6,6,8,8);
- NOR(L9,L10;N25;6,6,8,8);
- NOR(L11,L12;N26;6,6,8,8);
- NOR(L13,L14;N27;6,6,8,8);
- NOR(L15,L16;N28;6,6,8,8);
- NOR(L17,L18;N29;6,6,8,8);
- NOR(L19,L20;N30;6,6,8,8);
- NOR(L21,L22;N31;6,6,8,8);
- NOR(L23,L24;N32;6,6,8,8);
- NOR(L25,L26;N33;6,6,8,8);
- NOR(L27,L28;N34;6,6,8,8);
- NOR(L29,L30;N35;6,6,8,8);
- NOR(L31,L32;N36;6,6,8,8);
- TSB(N21,L33;P4;9,9,10,11,9,9,10,11);
- TSB(N22,L33;P5;9,9,10,11,9,9,10,11);
- TSB(N23,L33;P6;9,9,10,11,9,9,10,11);
- TSB(N24,L33;P7;9,9,10,11,9,9,10,11);
- TSB(N25,L33;P8;9,9,10,11,9,9,10,11);
- TSB(N26,L33;P9;9,9,10,11,9,9,10,11);
- TSB(N27,L33;P10;9,9,10,11,9,9,10,11);
- TSB(N28,L33;P11;9,9,10,11,9,9,10,11);
- TSB(N29,L35;P20;9,9,10,11,9,9,10,11);
- TSB(N30,L35;P19;9,9,10,11,9,9,10,11);
- TSB(N31,L35;P18;9,9,10,11,9,9,10,11);
- TSB(N32,L35;P17;9,9,10,11,9,9,10,11);
- TSB(N33,L35;P16;9,9,10,11,9,9,10,11);
- TSB(N34,L35;P15;9,9,10,11,9,9,10,11);
- TSB(N35,L35;P14;9,9,10,11,9,9,10,11);
- TSB(N36,L35;P13;9,9,10,11,9,9,10,11);
- %